summaryrefslogtreecommitdiffstats
path: root/qemu/roms/SLOF/slof/ppc64.code
blob: 94069a2965bc3b737866cba8968ea8767b9b6d79 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
/******************************************************************************
 * Copyright (c) 2004, 2008 IBM Corporation
 * All rights reserved.
 * This program and the accompanying materials
 * are made available under the terms of the BSD License
 * which accompanies this distribution, and is available at
 * http://www.opensource.org/licenses/bsd-license.php
 *
 * Contributors:
 *     IBM Corporation - initial implementation
 *****************************************************************************/


// This file contains the implementation of the Forth code words specific
// to PowerPC64.  Some of this is 970-only.

// 970-specific CPU registers.
// Don't use on P7 !
PRIM(HID0_X21)
	unsigned long hid0 = TOS.u;
	asm volatile("sync ; mtspr 1008,%0 ; mfspr %0,1008 ; mfspr %0,1008 ; mfspr %0,1008 ; mfspr %0,1008 ; mfspr %0,1008 ; mfspr %0,1008" : "+r"(hid0));
	POP;
MIRP

PRIM(HID0_X40)
	PUSH;
	asm volatile("mfspr %0,1008" : "=r"(TOS));
MIRP

PRIM(HID1_X21)
	unsigned long hid1 = TOS.u;
	asm volatile("mtspr 1009,%0 ; mtspr 1009,%0 ; isync" : : "r"(hid1));
	POP;
MIRP

PRIM(HID1_X40)
	PUSH;
	asm volatile("mfspr %0,1009" : "=r"(TOS));
MIRP

PRIM(HID4_X21)
	unsigned long hid4 = TOS.u;
	asm volatile("sync ; mtspr 1012,%0 ; isync" : : "r"(hid4));
	POP;
MIRP

PRIM(HID4_X40)
	PUSH;
	asm volatile("mfspr %0,1012" : "=r"(TOS));
MIRP

PRIM(HID5_X21)
	unsigned long hid5 = TOS.u;
	asm volatile("mtspr 1014,%0" : : "r"(hid5));
	POP;
MIRP

PRIM(HID5_X40)
	PUSH;
	asm volatile("mfspr %0,1014" : "=r"(TOS));
MIRP

// PowerPC special registers.
PRIM(MSR_X21)
	unsigned long msr = TOS.u;
	asm volatile("mtmsrd %0" : : "r"(msr));
	POP;
MIRP

PRIM(MSR_X40)
	PUSH;
	asm volatile("mfmsr %0" : "=r"(TOS));
MIRP

PRIM(SDR1_X21)
	unsigned long sdr1 = TOS.u;
	asm volatile("mtsdr1 %0" : : "r"(sdr1));
	POP;
MIRP

PRIM(SDR1_X40)
	PUSH;
	asm volatile("mfsdr1 %0" : "=r"(TOS));
MIRP

PRIM(PVR_X40)
	PUSH;
	asm volatile("mfpvr %0" : "=r"(TOS));
MIRP

PRIM(PIR_X40)
	PUSH;
	asm volatile("mfspr %0,1023" : "=r"(TOS));
MIRP

PRIM(TBL_X40)
	PUSH;
	asm volatile("mftbl %0" : "=r"(TOS));
MIRP

PRIM(TBU_X40)
	PUSH;
	asm volatile("mftbu %0" : "=r"(TOS));
MIRP

PRIM(DABR_X21)
	unsigned long dabr = TOS.u;
	asm volatile("mtspr 1013,%0" : : "r"(dabr));
	POP;
MIRP

PRIM(DABR_X40)
	PUSH;
	asm volatile("mfspr %0,1013" : "=r"(TOS));
MIRP

PRIM(HIOR_X21)
	unsigned long dabr = TOS.u;
	asm volatile("mtspr 311,%0" : : "r"(dabr));
	POP;
MIRP

PRIM(HIOR_X40)
	PUSH;
	asm volatile("mfspr %0,311" : "=r"(TOS));
MIRP



PRIM(SPRG0_X21)
	unsigned long sprg0 = TOS.u;
	asm volatile("mtsprg0 %0" : "+r"(sprg0));
	POP;
MIRP

PRIM(SPRG0_X40)
	PUSH;
	asm volatile("mfsprg0 %0" : "=r"(TOS));
MIRP

PRIM(SPRG1_X21)
	unsigned long sprg1 = TOS.u;
	asm volatile("mtsprg1 %0" : "+r"(sprg1));
	POP;
MIRP

PRIM(SPRG1_X40)
	PUSH;
	asm volatile("mfsprg1 %0" : "=r"(TOS));
MIRP

PRIM(SPRG2_X21)
	unsigned long sprg2 = TOS.u;
	asm volatile("mtsprg2 %0" : "+r"(sprg2));
	POP;
MIRP

PRIM(SPRG2_X40)
	PUSH;
	asm volatile("mfsprg2 %0" : "=r"(TOS));
MIRP

PRIM(SPRG3_X21)
	unsigned long sprg3 = TOS.u;
	asm volatile("mtsprg3 %0" : "+r"(sprg3));
	POP;
MIRP

PRIM(SPRG3_X40)
	PUSH;
	asm volatile("mfsprg3 %0" : "=r"(TOS));
MIRP

PRIM(HSPRG0_X21)
	unsigned long hsprg0 = TOS.u;
	asm volatile("mtspr 304,%0" : "+r"(hsprg0));
	POP;
MIRP

PRIM(HSPRG0_X40)
	PUSH;
	asm volatile("mfspr %0,304" : "=r"(TOS));
MIRP

PRIM(HSPRG1_X21)
	unsigned long hsprg1 = TOS.u;
	asm volatile("mtspr 305,%0" : "+r"(hsprg1));
	POP;
MIRP

PRIM(HSPRG1_X40)
	PUSH;
	asm volatile("mfspr %0,305" : "=r"(TOS));
MIRP


PRIM(MMCR0_X21)
	unsigned long mmcr0 = TOS.u;
	asm volatile("sync ; mtspr 795,%0 ; isync" : : "r"(mmcr0));
	POP;
MIRP

PRIM(PMC1_X40)
	PUSH;
	asm volatile("sync ; mfspr %0,787" : "=r"(TOS));
MIRP

PRIM(ICBI)
	asm volatile("dcbst 0,%0 ; sync ; icbi 0,%0 ; sync ; isync" : : "r"(TOS));
	POP;
MIRP

// Call into the client program.
PRIM(JUMP_X2d_CLIENT)
	TOS.u = call_client(TOS);
MIRP


// Hang.  Useful for debugging, believe it or not.
PRIM(CRASH)
	for (;;) ;
MIRP

PRIM(START_X2d_RTAS)
	cell e = TOS; POP;
	cell p1 = TOS; POP;
	cell p0 = TOS;
	TOS.u = call_c(p0, p1, (cell)0UL, e);
MIRP

PRIM(CALL_X2d_C)
	cell e = TOS; POP;
	cell p2 = TOS; POP;
	cell p1 = TOS; POP;
	cell p0 = TOS;
	TOS.u = call_c(p0, p1, p2, e);
MIRP

PRIM(FLUSHCACHE)
	type_u n = TOS.u; POP;
	unsigned char* p = TOS.a; POP;
	flush_cache(p, n);	
MIRP

PRIM(DEC_X21)
	unsigned long dec = TOS.u;
	asm volatile("mtdec %0" : "+r"(dec));
	POP;
MIRP

PRIM(DEC_X40)
	PUSH;
	asm volatile("mfdec %0" : "=r"(TOS));
MIRP

PRIM(BM_X2d_ALLOCATOR_X2d_INIT)
	unsigned long blocksize = TOS.u; POP;
	unsigned long size = TOS.u; POP;
	unsigned long start = TOS.u;
	TOS.u = SLOF_bm_allocator_init(start, size, blocksize);
MIRP

PRIM(BM_X2d_ALLOC)
	unsigned long size = TOS.u; POP;
	unsigned long handle = TOS.u;
	TOS.u = SLOF_bm_alloc(handle, size);
MIRP

PRIM(BM_X2d_FREE)
	unsigned long size = TOS.u; POP;
	unsigned long addr = TOS.u; POP;
	unsigned long handle = TOS.u; POP;
	SLOF_bm_free(handle, addr, size);
MIRP