diff options
Diffstat (limited to 'kernel/Documentation/devicetree/bindings/arc')
-rw-r--r-- | kernel/Documentation/devicetree/bindings/arc/interrupts.txt | 24 | ||||
-rw-r--r-- | kernel/Documentation/devicetree/bindings/arc/pct.txt | 20 |
2 files changed, 44 insertions, 0 deletions
diff --git a/kernel/Documentation/devicetree/bindings/arc/interrupts.txt b/kernel/Documentation/devicetree/bindings/arc/interrupts.txt new file mode 100644 index 000000000..9a5d56243 --- /dev/null +++ b/kernel/Documentation/devicetree/bindings/arc/interrupts.txt @@ -0,0 +1,24 @@ +* ARC700 incore Interrupt Controller + + The core interrupt controller provides 32 prioritised interrupts (2 levels) + to ARC700 core. + +Properties: + +- compatible: "snps,arc700-intc" +- interrupt-controller: This is an interrupt controller. +- #interrupt-cells: Must be <1>. + + Single Cell "interrupts" property of a device specifies the IRQ number + between 0 to 31 + + intc accessed via the special ARC AUX register interface, hence "reg" property + is not specified. + +Example: + + intc: interrupt-controller { + compatible = "snps,arc700-intc"; + interrupt-controller; + #interrupt-cells = <1>; + }; diff --git a/kernel/Documentation/devicetree/bindings/arc/pct.txt b/kernel/Documentation/devicetree/bindings/arc/pct.txt new file mode 100644 index 000000000..7b9588444 --- /dev/null +++ b/kernel/Documentation/devicetree/bindings/arc/pct.txt @@ -0,0 +1,20 @@ +* ARC Performance Counters + +The ARC700 can be configured with a pipeline performance monitor for counting +CPU and cache events like cache misses and hits. Like conventional PCT there +are 100+ hardware conditions dynamically mapped to upto 32 counters + +Note that: + * The ARC 700 PCT does not support interrupts; although HW events may be + counted, the HW events themselves cannot serve as a trigger for a sample. + +Required properties: + +- compatible : should contain + "snps,arc700-pct" + +Example: + +pmu { + compatible = "snps,arc700-pct"; +}; |